## Features

- Reference Oscillator up to 15 MHz (Tuned)
- Oscillator Buffer Output (for AM Up/Down Conversion)
- Two Programmable 16-bit Dividers
- Fine-tuning Steps Possible
- Fast Response Time Due to Integrated Loop Push-pull Stage
- 3-wire Bus (Enable, Clock and Data; 3V and 5V Microcontrollers Acceptable)
- Four Programmable Switching Outputs (Open Drain)
- Three DACs for Software Controlled Tuner Alignment
- Low-power Consumption
- High Signal to Noise Ratio (SNR)
- Integrated Band Gap - Only One Supply Voltage Necessary


## 1. Description

The ATR4256 is a synthesizer IC for FM receivers and an AM up-conversion system in BiCMOS technology. Together with the AM/FM IC ATR4258 or ATR4255, it comprises a complete AM/FM car radio front-end, which is also recommended for RDS (Radio Data System) applications. It is controlled by a 3 -wire bus and also contains switches and Digital to Analog Converters (DACs) for software-controlled alignment of the AM/FM tuner. The ATR4256 is the pin-compatible successor IC of U4256BM-R.

Figure 1-1. Block Diagram


## 2. Pin Configuration

Figure 2-1. Pinning SSO20


Table 2-1. Pin Description

| Pin | Symbol | Function |
| :---: | :---: | :--- |
| 1 | PDO | Phase detector output |
| 2 | PD | Pulsed current output |
| 3 | DAC1 | Digital-to-analog converter 1 |
| 4 | DAC2 | Digital-to-analog converter 2 |
| 5 | DAC3 | Digital-to-analog converter 3 |
| 6 | VS | Supply voltage, analog part |
| 7 | SWO1 | Switching output 1 |
| 8 | SWO2 | Switching output 2 |
| 9 | SWO3 | Switching output 3 |
| 10 | SWO4 | Switching output 4 |
| 11 | GND | Ground, digital part |
| 12 | OSCOUT | Reference oscillator output |
| 13 | OSCIN | Reference oscillator input |
| 14 | V5 | Capacitor band gap |
| 15 | MX2LO | Oscillator buffer output |
| 16 | DATA | Data input |
| 17 | CLK | Clock |
| 18 | EN | Enable |
| 19 | FMOSCIN | FM-oscillator input |
| 20 | GNDAN | Ground, analog part |

## 3. Functional Description

For a tuned FM-broadcast receiver, the following parts are needed:

- Voltage-controlled Oscillator (VCO)
- Antenna Amplifier Tuned Circuit
- RF Amplifier Tuned Circuit

Typical modern receivers with electronic tuning are tuned to the desired FM frequency by the frequency synthesizer IC ATR4256. The special design allows the user to build software-controlled tuner alignment systems. Two programmable DACs (Digital-to-Analog Converter) support the computer-controlled alignment. The output of the PLL is a tuning voltage which is connected to the VCO of the receiver IC. The output of the VCO is equal to the desired station frequency plus the IF ( 10.7 MHz ). The RF and the oscillator signal (VCO) are both input to the mixer that translates the desired FM-channel signal to the fixed IF signal. For FM, the double-conversion system of the receiver requires exactly 10.7 MHz for the first IF frequency, which determines the center frequency of the software-controlled integrated second IF filter.

If this oscillator tuning feature is not used, the internal capacitors have to be switched off and the oscillator has to be operated with high-quality external capacitors to ensure that the operational frequency is exactly 10.250 MHz .

When dimensioning the oscillator circuit, it is important that the additional capacitors enable the oscillator to operate through its complete tracking range. The oscillating ability depends very strongly on the used crystal oscillator. Initializing the oscillator should be established without switching any additional capacitors to guarantee that the oscillator starts to operate properly. Due to the lower quality of the integrated capacitors compared to discrete capacitors, the amount of the switched integrated capacitors should always be minimized. (If necessary reduce tracking range or use a different crystal oscillator.)

The ATR4256 has a very fast response time of maximum $800 \mu \mathrm{~s}$ (at $2 \mathrm{~mA}, \mathrm{f}_{\text {Step }}=50 \mathrm{kHz}$, measured on the MPX signal). It has a high signal to noise ratio. Only one supply voltage is necessary, due to an integrated band gap.

## 4. Input/Output Interface Circuits

### 4.1 PDO (Pin 1)

PDO is the buffer amplifier output of the PLL. The bipolar output stage is a rail-to-rail amplifier.

### 4.2 PD (Pin 2)

PD is the current charge pump output of the PLL. The current can be controlled by setting the appropriate bits. The loop filter has to be designed corresponding to the chosen pump current and the internal reference frequency. A recommendation can be found in the application circuit. The charge-pump current can be chosen by setting Bit 71 and Bit 70 as follows:

Table 4-1. Current Charge-pump Output

| IPD $(\mu \mathbf{A})$ | B71 | B70 |
| :---: | :---: | :---: |
| 25 | 0 | 0 |
| 100 | 0 | 1 |
| 500 | 1 | 0 |
| 2000 | 1 | 1 |

Figure 4-1. Internal Components at PDO Connection


### 4.3 FMOSCIN (Pin 19)

FMOSCIN is the preamplifier input for the FM oscillator signal.
Figure 4-2. Internal Components at FMOSCIN


### 4.4 MX2LO (Pin 15)

MX2LO is the buffered output of the crystal oscillator. This signal can be used as a reference frequency for ATR4255 or ATR4258. The oscillator buffer output can be switched by the OSCB bit (B69) as follows.

Table 4-2. MX2LO Settings

| MX2LO AC Voltage | B69 |
| :---: | :---: |
| ON | 0 |
| OFF | 1 |

Figure 4-3. Internal Components at MX2LO


### 4.5 Function of DAC1, DAC2 in FM and AM Mode (Pin 3 and Pin 4)

For automatic tuner alignment, the DAC1 and DAC2 of the ATR4256 can be controlled by setting the gain of VPDO and offset values. Figure $4-4$ shows the principle of the operation. In FM Mode the gain is in the range of $0.69 \times \mathrm{V}_{(\mathrm{PDO})}$ to $2.16 \times \mathrm{V}_{\text {(PDO) }}$. The offset range is +0.56 V to -0.59 V . For alignment, DAC1 and DAC2 are connected to the varicaps of the preselection filters. For alignment, offset and gain are set to have the best tuner tracking.

Figure 4-4. Principal Operation for Alignment


The DAC mode can be controlled by setting Bit 34 as follows

Table 4-3. DAC Mode

| DAC Mode | B34 |
| :---: | :---: |
| FM | 0 |
| AM | 1 |

If Bit $34=1$ (AM Mode), then DAC1 and DAC2 can be used as standard DAC converters. The internal voltage of 3 V is connected to the gain and offset input of DAC1 and DAC2 (only in AM Mode). The gain is in the range of $0.46 \times 3 \mathrm{~V}$ to $3.03 \times 3 \mathrm{~V}$. The offset range is +1.46 V to -1.49 V .

Figure 4-5. Internal Components at DAC1 and DAC2 Output


### 4.6 DAC1, DAC2 in FM Mode (Pin 3 and Pin 4)

The gains of DAC1 and DAC2 have a range of $0.69 \times \mathrm{V}_{\text {(PDO) }}$ to $2.16 \times \mathrm{V}_{\text {(PDO) }} . \mathrm{V}_{\text {(PDO) }}$ is the PLL tuning voltage output. This range is divided into 256 steps; one step is approximately $(2.16-0.46) \times \mathrm{V}_{\text {(PDO) }} / 255=0.005764 \times \mathrm{V}_{\text {(PDO) }}$. The gain of DAC1 can be controlled by B36 to B43 (bits 0 to 7 of DAC1 Gain), and the gain of DAC2 by B0 to B7 (bits 0 to 7 of DAC2 Gain) as follows:

Table 4-4. $\quad$ DAC Gain Setting, FM Mode

| Gain DAC1, <br> Approximately | B43 | B42 | B41 | B40 | B39 | B38 | B37 | B36 | Decimal <br> Gain |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Gain DAC2, <br> Approximately | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 | Decimal <br> Gain |
| $0.69 \times \mathrm{V}_{(\text {PDO }}$ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| $0.69576 \times \mathrm{V}_{(\text {PDO }}$ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 |
| $0.70153 \times \mathrm{V}_{(\text {PDO }}$ | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 2 |
| $0.70729 \times \mathrm{V}_{(\text {PDO }}$ | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 3 |
| $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ |
| $0.99549 \times \mathrm{V}_{(\text {PDO })}$ | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 53 |
| $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ |
| $2.14847 \times \mathrm{V}_{(\text {PDO }}$ | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 253 |
| $2.15424 \times \mathrm{V}_{(\text {PDO })}$ | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 254 |
| $2.16 \times \mathrm{V}_{(\text {PDO }}$ | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 255 |

Offset = 31 (intermediate position)
The offset of DAC1 and DAC2 has a range of 0.56 V to -0.59 V . This range is divided into 64 steps; one step is approximately $1.15 \mathrm{~V} / 63=18.25 \mathrm{mV}$. The offset of DAC1 can be controlled by B44 to B49 (bits 0 to 5 of DAC1 Offset), and the offset of DAC2 by B8 to B13 (bits 0 to 5 of DAC2 Offset) as follows:

Table 4-5. DAC Offset Setting, FM Mode

| Offset DAC1, <br> Approximately | B49 | B48 | B47 | B46 | B45 | B44 | Decimal <br> Gain |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Offset DAC2, <br> Approximately | B13 | B12 | B11 | B10 | B9 | B8 | Decimal <br> Gain |
| 0.56 V | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0.5417 V | 0 | 0 | 0 | 0 | 0 | 1 | 1 |
| 0.5235 V | 0 | 0 | 0 | 0 | 1 | 0 | 2 |
| 0.5052 V | 0 | 0 | 0 | 0 | 1 | 1 | 3 |
| $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ |
| +0.0059 V | 0 | 1 | 1 | 1 | 1 | 1 | 31 |
| $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ |
| 0.5535 V | 1 | 1 | 1 | 1 | 0 | 1 | 61 |
| -0.5717 V | 1 | 1 | 1 | 1 | 1 | 0 | 62 |
| -0.59 V | 1 | 1 | 1 | 1 | 1 | 1 | 63 |

Gain $=53$ (intermediate position)

### 4.7 DAC1, DAC2 in AM Mode (Pin 3 and Pin 4)

In AM mode the DAC input voltage $\mathrm{V}_{(\mathrm{PDO})}$ is internally connected to 3 V . The gains of DAC1 and DAC2 have a range of $0.46 \times 3 \mathrm{~V}$ to $3.03 \times 3 \mathrm{~V}$. $\mathrm{V}_{(\mathrm{PDO})}$ is the PLL tuning voltage output. This range is divided into 256 steps; one step is approximately $(3.03-0.46) \times 3 \mathrm{~V} / 255=0.01007 \times 3 \mathrm{~V}$. The gain of DAC1 can be controlled by B36 to B43 (bits 0 to 7 of DAC1 Gain) and the gain of DAC2 by B0 to B7 (bits 0 to 7 of DAC2 gain) as follows:

Table 4-6. DAC Gain, AM Mode

| Gain DAC1, <br> Approximately | B43 | B42 | B41 | B40 | B39 | B38 | B37 | B36 | Decimal <br> Gain |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Gain DAC2, <br> Approximately | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 | Decimal <br> Gain |
| $0.4607 \times 3 \mathrm{~V}$ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| $0.4710 \times 3 \mathrm{~V}$ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 |
| $0.4812 \times 3 \mathrm{~V}$ | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 2 |
| $0.4915 \times 3 \mathrm{~V}$ | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 3 |
| $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ |
| $1.0029 \times 3 \mathrm{~V}$ | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 53 |
| $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ |
| $3.0097 \times 3 \mathrm{~V}$ | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 253 |
| $3.0196 \times 3 \mathrm{~V}$ | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 254 |
| $3.0296 \times 3 \mathrm{~V}$ | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 255 |

Offset $=31$ (intermediate position)
Remark: $\mathrm{V}_{(\mathrm{PDO})}$ is 3 V in AM mode.
The offset of DAC1 and DAC2 has a range of +1.46 V to -1.49 V . This range is divided into 64 steps; one step is approximately $2.95 \mathrm{~V} / 63=46.8 \mathrm{mV}$. The offset DAC1 can be controlled by B44 to B49 (bits 0 to 5 of DAC1 Offset) and the offset of DAC2 by B8 to B13 (bits 0 to 5 of DAC2 Offset) as follows:

Table 4-7. DAC Offset, AM Mode

| Offset DAC1 <br> Approximately | B49 | B48 | B47 | B46 | B45 | B44 | Decimal <br> Gain |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Offset DAC2 <br> Approximately | B13 | B12 | B11 | B10 | B9 | B8 | Decimal <br> Gain |
| 1.4606 V | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1.4138 V | 0 | 0 | 0 | 0 | 0 | 1 | 1 |
| 1.3665 V | 0 | 0 | 0 | 0 | 1 | 0 | 2 |
| 1.3196 V | 0 | 0 | 0 | 0 | 1 | 1 | 3 |
| $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ |
| -0.0079 V | 0 | 1 | 1 | 1 | 1 | 1 | 31 |
| $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ |
| -1.3975 V | 1 | 1 | 1 | 1 | 0 | 1 | 61 |
| -1.4447 V | 1 | 1 | 1 | 1 | 1 | 0 | 62 |
| -1.4917 V | 1 | 1 | 1 | 1 | 1 | 1 | 63 |

Gain $=53$ (intermediate position)

### 4.8 DAC3 (Pin 5)

The DAC3 output voltage can be controlled by B 66 to B 68 (bits 0 to 2 of DAC3) as follows:

Table 4-8. $\quad$ DAC3 Offset Setting

| DAC3 Offset, Approximately | B68 | B67 | B66 |
| :---: | :---: | :---: | :---: |
| 0.55 V | 0 | 0 | 0 |
| 1.25 V | 0 | 0 | 1 |
| 1.90 V | 0 | 1 | 0 |
| 2.60 V | 0 | 1 | 1 |
| 3.30 V | 1 | 0 | 0 |
| 4.10 V | 1 | 0 | 1 |
| 4.80 V | 1 | 1 | 0 |
| 5.45 V | 1 | 1 | 1 |

Figure 4-6. Internal Components at DAC3


### 4.9 EN, DATA, CLK (Pins 16 to 18)

All functions can be controlled via a 3-wire bus consisting of ENABLE, DATA and CLOCK. The bus is designed for microcontrollers which operate with 3V supply voltage. Details of the data transfer protocol are shown in "3-wire Bus Description" on page 12.

Figure 4-7. Internal Components at EN, DATA, CLK


### 4.10 SWO1, SWO2, SWO3 and SWO4 (Pins 7 to 10)

All switching outputs are "open drain" and can be set and reset by software control. Details are described in the data transfer protocol.

The switching output SWO1 to SWO4 can be controlled as follows (B30 to B33):

Table 4-9. SWO1 to SWO4 Setting

| Switch Output | B30 + X |
| :---: | :---: |
| SWOx = ON (switch to GND) | 0 |
| SWOx = OFF | 1 |

$X=0$ to 3
Figure 4-8. Internal Components at SWO1, SWO2, SWO3 and SWO4


### 4.11 OSCIN, OSCOUT (Pin 12 and Pin 13)

A crystal resonator (up to 15 MHz ) is connected between OSCIN and OSCOUT in order to generate the reference frequency. By using the ATR4256 in connection with ATR4255 or ATR4258, the crystal frequency must be 10.25 MHz . The complete application circuit is shown in Figure $6-2$. If a reference is available, it can be applied at OSCIN. The minimum voltage should be 100 mVrms . In this case, pin OSCOUT has to be open.

The tuning capacity for the crystal oscillator has a range of 0.5 pF to 71.5 pF . The values are coded binary. The tuning can be controlled by B78 to B85 as follows:

Table 4-10. Crystal Tuning Capacitance

| B85 $=\mathbf{1}$ <br> $[\mathrm{pF}]$ | B85 = 0 <br> $[\mathrm{pF}]$ | B84 | B83 | B82 | B81 | B80 | B79 | B78 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 8.0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0.5 | 8.5 | 1 | 1 | 1 | 1 | 1 | 1 | 0 |
| 1.0 | 9.0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 |
| 1.5 | 19.5 | 1 | 1 | 1 | 1 | 1 | 0 | 0 |
| $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ |
| 63.0 | 71.0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 63.5 | 71.5 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Figure 4-9. Internal Components at OSCIN and OSCOUT


Figure 4-10. Internal Connection of Tuning Capacity for Crystal Oscillator


## 5. Application Information

Figure 5-1. FMOSCIN Sensitivity


## 6. 3-wire Bus Description

The register settings of ATR4256 are programmed by a 3 -wire bus protocol. The bus protocol consists of separate commands. A defined number of bits are transmitted sequentially during each command.

One command is used to program all the bits of one register. The different registers available (see "Data Transfer" on page 14) are addressed by the length of the command (number of transmitted bits) and by two address bits, that are unique to each register of a given length. 16-bit registers are programmed by 16 -bit commands and 24 -bit registers are programmed by 24 -bit commands.

Each bus command starts with a rising edge on the enable line (EN) and ends with a falling edge on EN. EN has to be kept HIGH during the bus command.

The sequence of transmitted bits during one command starts with the LSB of the first byte and ends with the MSB of the last byte of the register addressed. To transmit one bit (0 or 1) DATA has to be set to the appropriate value (LOW or HIGH) and a LOW to HIGH transition has to be performed on the clock line (CLK) while DATA is valid. The DATA is evaluated the rising edges of CLK. The number of LOW to HIGH transitions on CLK during the HIGH period of EN is used to determine the length of the command.

The bus protocol and the register addressing of ATR4256 are compatible to the addressing used in ATR4255 and ATR4258. That means ATR4256 and ATR4255 (or ATR4258) can be operated on the same 3 -wire bus as shown in the application circuit.

Figure 6-1. 3 -wire Bus Timing Diagram


Figure 6-2. 3 -wire Pulse Diagram
16-bit command

| DATA | LSB | BYTE 1 | MSB LSB | BYTE 2 | MSB |
| :---: | :---: | :---: | :---: | :---: | :---: |

CLK תㄷำ $\qquad$

e.g. R-Divider


### 6.1 Data Transfer

Table 6-1. Control Registers


| B |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MSB |  |  | BYTE 3 |  |  |  | LSB | MSB |  |  | BYTE 2 |  |  |  | LSB | MSB |  |  | BYTE 1 |  |  |  | LSB |
| ADDR. |  | STATUS 1 |  |  |  |  |  | N -Divider |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 0 | 1 | 0 | $\begin{gathered} \mathrm{AM}=1 \\ \mathrm{FM}=0 \\ \mathrm{DAC} \end{gathered}$ | $\begin{array}{c\|} \hline \text { SWO4 } \\ 0=o n, \\ 1=o f f \end{array}$ | $\begin{array}{\|c\|} \hline \text { SWO3 } \\ 0=o n, \\ 1=o f f \end{array}$ | $\begin{array}{c\|} \hline \text { SWO2 } \\ 0=o n, \\ 1=o f f \end{array}$ | $\begin{aligned} & \text { SWO1 } \\ & 0=o n, \\ & 1=o f f \end{aligned}$ | $2^{15}$ | $2^{14}$ | $2^{13}$ | $2^{12}$ | $2^{10}$ | $2^{11}$ | $2^{9}$ | $2^{8}$ | $2^{7}$ | $2^{6}$ | $2^{5}$ | $2^{4}$ | $2^{3}$ | $2^{2}$ | $2^{1}$ | $2^{0}$ |
|  |  | B35 | B34 | B33 | B32 | B31 | B30 | B29 | B28 | B27 | B26 | B25 | B24 | B23 | B22 | B21 | B20 | B19 | B18 | B17 | B16 | B15 | B14 |


| C |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MSB |  |  | BYTE 2 |  |  |  | LSB | MSB |  |  | BYTE 1 |  |  | LSB |  |
| ADDR. |  | DAC1 OFFSET |  |  |  |  |  | DAC1 GAIN |  |  |  |  |  |  |  |
| 0 | 0 | O-2 ${ }^{5}$ | O-2 ${ }^{4}$ | O-2 ${ }^{3}$ | O-2 ${ }^{2}$ | O-2 ${ }^{1}$ | O-2 ${ }^{0}$ | G-2 ${ }^{7}$ | G-2 ${ }^{6}$ | G-2 ${ }^{7}$ | G-2 ${ }^{5}$ | G-2 ${ }^{4}$ | G-2 ${ }^{3}$ | G-2 ${ }^{2}$ | G-2 ${ }^{0}$ |
|  |  | B49 | B48 | B47 | B46 | B45 | B44 | B43 | B42 | B41 | B40 | B39 | B38 | B37 | B36 |



| E |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MSB |  |  | BYTE 2 |  |  |  | LSB | MSB |  | BYTE 1 |  |  |  | LSB |  |
| ADDR. |  | Oscillator tuning function |  |  |  |  |  |  |  | Not used |  |  |  |  |  |
| 1 | 0 | 8 pF | 32 pF | 16 pF | 8 pF | 4 pF | 2 pF | 1 pF | 0.5 pF | X | X | X | X | X | X |
|  |  | B85 | B84 | B83 | B82 | B81 | B80 | B79 | B78 | B77 | B76 | B75 | B74 | B73 | B72 |

## 7. Absolute Maximum Ratings

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| Parameters | Symbol | Value | Unit |
| :--- | :---: | :---: | :---: |
| Analog supply voltage, pin 6 | $\mathrm{~V}_{\mathrm{S}}$ | 8 to 12 | V |
| Input voltage BUS; pins 16, 17 and 18 | $\mathrm{V}_{\mathrm{I}}$ | -0.3 to +5.3 | V |
| Output current switches; pins 7, 8, 9 and 10 <br> (see Figure 4-8 on page 10) | $\mathrm{I}_{\mathrm{O}}$ | -1 to +5 | mA |
| Drain voltage switches; pins 7, 8, 9 and 10 | $\mathrm{V}_{\mathrm{OD}}$ | 15 | V |
| Ambient temperature range | $\mathrm{T}_{\mathrm{amb}}$ | -40 to +85 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature range | $\mathrm{T}_{\text {stg }}$ | -40 to +125 | ${ }^{\circ} \mathrm{C}$ |
| Junction temperature | $\mathrm{T}_{\mathrm{j}}$ | 125 | ${ }^{\circ} \mathrm{C}$ |
| Electrostatic handling M.M. | $\mathrm{V}_{\mathrm{ESD}}$ | 300 | V |

## 8. Thermal Resistance

| Parameters | Symbol | Value | Unit |
| :--- | :---: | :---: | :---: |
| Junction ambient, when soldering to PCB | $\mathrm{R}_{\text {thJA }}$ | 140 | K/W |

## 9. Operating Range

All voltages are referred to GND (Pin 11)

| Parameters | Symbol | Min. | Typ. | Max. | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Supply voltage range, pin 6 | $\mathrm{V}_{\mathrm{S}}$ | 8 | 8.5 | 12 | V |
| Ambient temperature | $\mathrm{T}_{\text {amb }}$ | -40 |  | +85 | ${ }^{\circ} \mathrm{C}$ |
| Input frequency FMOSCIN, pin 19 | $\mathrm{f}_{\text {in }}$ | 15 |  | 160 | MHz |
| Programmable N, R divider | SF | 2 |  | 65535 |  |
| Crystal reference oscillator, pins 12 and 13 | fXTAL | 0.1 |  | 15 | MHz |

10. Electrical Characteristics

Test Conditions (unless otherwise specified): $\mathrm{V}_{\mathrm{S}}=8.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$.

| No. | Parameters | Test Conditions | Pin | Symbol | Min. | Typ. | Max. | Unit | Type* |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | Supply Voltage |  |  |  |  |  |  |  |  |
| 1.1 | Analog supply voltage |  | 6 | $\mathrm{V}_{\text {S }}$ | 8 | 8.5 | 12 | V | A |
| 2 | Supply Current |  |  |  |  |  |  |  |  |
| 2.1 | Analog supply current |  | 6 | $\mathrm{I}_{\text {S }}$ | 5 | 10 | 25 | mA | A |
| 3 | OSCIN |  |  |  |  |  |  |  |  |
| 3.1 | Input voltage | $\mathrm{f}=0.1$ to 15 MHz | 13 | OSC | 100 |  |  | mV rms | B |
| 4 | OSC Buffer (MX2LO) |  |  |  |  |  |  |  |  |
| 4.1 | Output AC voltage | At pin15: 47 pF and $1 \mathrm{k} \Omega$ | 15 | $\mathrm{V}_{\text {MX2LO }}$ | 80 | 120 | 200 | $m V_{p p}$ | B |
| 4.2 | Output DC voltage |  | 15 | $\mathrm{V}_{\text {MX2LO }}$ | 1.8 | 2.0 | 2.2 | V | A |
| 5 | FMOSCIN |  |  |  |  |  |  |  |  |
| 5.1 | Input voltage | $\begin{aligned} & \mathrm{f}=15 \text { to } 120 \mathrm{MHz} \\ & \mathrm{f}=120 \text { to } 160 \mathrm{MHz} \end{aligned}$ | 19 | FMOSC FMOSC | $\begin{gathered} 40 \\ 150 \end{gathered}$ |  |  | $\begin{aligned} & \mathrm{mV}_{\mathrm{rms}} \\ & \mathrm{mV}_{\mathrm{rms}} \end{aligned}$ | $\begin{aligned} & B \\ & B \end{aligned}$ |
| 6 | Pulsed Current Output PD |  |  |  |  |  |  |  |  |
| 6.1 | Output current B71 to $\mathrm{B} 70=" 00 "$ | $\mathrm{PD}=2.5 \mathrm{~V}$ | 2 | $\pm$ IPD | 20 | 25 | 30 | $\mu \mathrm{A}$ | A |
| 6.2 | Output current B71 to B70 = "01" | $\mathrm{PD}=2.5 \mathrm{~V}$ | 2 | $\pm$ IPD | 80 | 100 | 120 | $\mu \mathrm{A}$ | A |
| 6.3 | Output current B71 to $\mathrm{B} 70=" 10 "$ | $\mathrm{PD}=2.5 \mathrm{~V}$ | 2 | $\pm$ IPD | 400 | 500 | 600 | $\mu \mathrm{A}$ | A |
| 6.4 | Output current B71 to B70 = "11" | $\mathrm{PD}=2.5 \mathrm{~V}$ | 2 | $\pm$ IPD | 1500 | 2000 | 2400 | $\mu \mathrm{A}$ | A |
| 6.5 | Leakage current | $\mathrm{PD}=2.5 \mathrm{~V}$ | 2 | $\pm$ IPDL |  |  | 20 | nA | A |
| 7 | PDO |  |  |  |  |  |  |  |  |
| 7.1 | Saturation voltage HIGH |  | 3, 4 |  | 8.0 |  | 8.5 | V | A |
| 7.2 | Saturation voltage LOW |  | 3, 4 |  | 0 |  | 0.4 | V | A |
| 8 | SW01, SWO2, SWO3, SWO4 (Open Drain) |  |  |  |  |  |  |  |  |
| 8.1 | Output leakage current HIGH | Pin 7, 8, 9, 10 over R against 8.5 V | $\begin{aligned} & 7,8 \\ & 9,10 \end{aligned}$ | $\mathrm{I}_{\text {SWOH }}$ |  |  | 100 | nA | A |
| 8.2 | Output voltage LOW | $\mathrm{I}=1 \mathrm{~mA}$ | $\begin{aligned} & 7,8 \\ & 9,10 \end{aligned}$ | $\mathrm{V}_{\text {SWOL }}$ |  | 100 | 400 | mV | A |
| 9 | DAC1, DAC2 |  |  |  |  |  |  |  |  |
| 9.1 | Output current |  | 3, 4 | $\mathrm{I}_{\mathrm{DAC} 1,2}$ |  |  | 1 | mA | C |
| 9.2 | Output voltage |  | 3, 4 | $V_{\text {DAC1, } 2}$ | 0.3 |  | $\begin{gathered} \mathrm{V}_{\mathrm{S}}- \\ 0.6 \end{gathered}$ | V | A |
| 9.3 | Maximum offset range (FM) | Offset $=0$, Gain $=53$ | 3, 4 |  | 0.45 | 0.56 | 0.65 | V | A |
| 9.4 | Minimum offset range (FM) | Offset $=63$, Gain $=53$ | 3, 4 |  | -0.45 | -0.57 | -0.65 | V | A |

[^0]
## 10. Electrical Characteristics (Continued)

Test Conditions (unless otherwise specified): $\mathrm{V}_{\mathrm{S}}=8.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$.

| No. | Parameters | Test Conditions | Pin | Symbol | Min. | Typ. | Max. | Unit | Type* |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 9.5 | Maximum gain range (FM) | Gain $=255$, Offset $=31$ | 3, 4 |  | 0.63 | 0.69 | 0.75 |  | A |
| 9.6 | Minimum gain range (FM) | Gain $=0$, Offset $=31$ | 3, 4 |  | 2.1 | 2.16 | 2.23 |  | A |
| 10 | DAC3 |  |  |  |  |  |  |  |  |
| 10.1 | Output current |  | 5 | $\mathrm{I}_{\text {DAC3 }}$ |  |  | 1 | mA | C |
| 10.2 | Output voltage | B68 to B66 = "000" | 5 | $\mathrm{V}_{\text {DAC3 }}$ | 0.4 | 0.55 | 0.7 | V | A |
| 10.3 | Output voltage | B68 to B66 = "001" | 5 | $\mathrm{V}_{\text {DAC3 }}$ | 1.1 | 1.25 | 1.4 | V | A |
| 10.4 | Output voltage | B68 to B66 = "010" | 5 | $\mathrm{V}_{\text {DAC3 }}$ | 1.8 | 1.90 | 2.1 | V | A |
| 10.5 | Output voltage | B68 to B66 = "011" | 5 | $\mathrm{V}_{\text {DAC3 }}$ | 2.4 | 2.60 | 2.8 | V | A |
| 10.6 | Output voltage | B68 to B66 = "100" | 5 | $\mathrm{V}_{\text {DAC3 }}$ | 3.2 | 3.30 | 3.5 | V | A |
| 10.7 | Output voltage | B68 to B66 = "101" | 5 | $\mathrm{V}_{\text {DAC3 }}$ | 3.8 | 4.10 | 4.3 | V | A |
| 10.8 | Output voltage | B68 to B66 = "110" | 5 | $\mathrm{V}_{\text {DAC3 }}$ | 4.5 | 4.80 | 5.0 | V | A |
| 10.9 | Output voltage | B68 to B66 = "111" | 5 | $\mathrm{V}_{\text {DAC3 }}$ | 5.2 | 5.45 | 5.7 | V | A |
| 11 | 3-wire Bus, ENABLE, DATA, CLOCK |  |  |  |  |  |  |  |  |
| 11.1 | Input voltage HIGH <br> LOW |  | $\begin{gathered} 16 \text { to } \\ 18 \end{gathered}$ | $V_{\text {BUSH }}$ <br> $V_{\text {BUSL }}$ | $\begin{gathered} 2.7 \\ -0.3 \end{gathered}$ |  | $\begin{gathered} 5.3 \\ +0.8 \end{gathered}$ | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ | A |
| 11.2 | Clock frequency |  | 17 |  |  |  | 1.0 | MHz | A |
| 11.3 | Period of CLK <br> HIGH <br> LOW |  | 17 | $\begin{aligned} & \mathrm{t}_{\mathrm{H}} \\ & \mathrm{t}_{\mathrm{L}} \\ & \hline \end{aligned}$ | $\begin{aligned} & 250 \\ & 250 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ | D |
| 11.4 | Rise time EN, DATA, CLK |  | $\begin{gathered} 16 \text { to } \\ 18 \end{gathered}$ | $\mathrm{t}_{\mathrm{r}}$ |  |  | 400 | ns | D |
| 11.5 | Fall time EN, DATA, CLK |  | $\begin{gathered} 16 \text { to } \\ 18 \end{gathered}$ | $t_{\text {f }}$ |  |  | 100 | ns | D |
| 11.6 | Set-up time |  | $\begin{gathered} 16 \text { to } \\ 18 \end{gathered}$ | $\mathrm{t}_{\text {s }}$ | 100 |  |  | ns | D |
| 11.7 | Hold time EN |  | 18 | $t_{\text {HEN }}$ | 250 |  |  | ns | D |
| 11.8 | Hold time DATA |  | 16 | $\mathrm{t}_{\text {HDA }}$ | 0 |  |  | ns | D |

${ }^{*}$ ) Type means: $A=100 \%$ tested, $B=100 \%$ correlation tested, $C=$ Characterized on samples, $D=$ Design parameter

Figure 10-1. Application Circuit


Figure 10-2. Application Board Schematic


## 11. Ordering Information

| Extended Type Number | Package | Remarks |
| :--- | :---: | :--- |
| ATR4256-TKSY | SSO20 | Tube |
| ATR4256-TKQY | SSO20 | Taped and reeled |

## 12. Package Information

## Package SSO20



## 13. Revision History

Please note that the following page numbers referred to in this section refer to the specific revision mentioned, not to this document.

| Revision No. | History |
| :--- | :--- |
| 4867D-AUDR-01/08 | • Section 9 "Operating Range" on page 15 changed |
| 4867C-AUDR-10/07 | - Put datasheet in the newest template <br> - El. Char. table: row 5.1 changed |
| 4867B-AUDR-06/06 | - Put data sheet in a new template <br> - Pb-free logo on page 1 deleted |

Headquarters

## Atmel Corporation

2325 Orchard Parkway
San Jose, CA 95131
USA
Tel: 1(408) 441-0311
Fax: 1(408) 487-2600

## International

| Atmel Asia | Atmel Europe | Atmel Japan |
| :--- | :--- | :--- |
| Room 1219 | Le Krebs | 9F, Tonetsu Shinkawa Bldg. |
| Chinachem Golden Plaza | 8, Rue Jean-Pierre Timbaud | 1-24-8 Shinkawa |
| 77 Mody Road Tsimshatsui | BP 309 | Chuo-ku, Tokyo 104-0033 |
| East Kowloon | 78054 | Japan |
| Hong Kong | Saint-Quentin-en-Yvelines Cedex | Tel: (81) 3-3523-3551 |
| Tel: (852) 2721-9778 | France | Fax: (81) 3-3523-7581 |
| Fax: (852) 2722-1369 | Tel: (33) 1-30-60-70-00 |  |

## Product Contact

Web Site
www.atmel.com

## Literature Requests

www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDITIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.
© 2008 Atmel Corporation. All rights reserved. Atmel ${ }^{\circledR}$, logo and combinations thereof, and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.


[^0]:    ${ }^{*}$ ) Type means: $A=100 \%$ tested, $B=100 \%$ correlation tested, $C=$ Characterized on samples, $D=$ Design parameter

